FSM Global Yield - Defect Control GL
Welcome to the Latest Job Vacancies Site 2024 and at this time we would like to inform you of the Latest Job Vacancies from the INTEL with the position of FSM Global Yield - Defect Control GL - INTEL which was opened this.
If this job matches your qualifications, please send your application directly through our latest Job site. Indeed, every job is not easy to apply because it must meet several qualifications and requirements that we must meet in accordance with the standard criteria of the Company who are looking for potential candidates to work. Good job information FSM Global Yield - Defect Control GL - INTEL below matches your qualifications. Good Luck: D
Fab Sort Manufacturing (FSM) is responsible for the production of all Intel silicon using some of the world's most advanced manufacturing processes in fabs in…...
Fab Sort Manufacturing (FSM) is responsible for the production of all Intel silicon using some of the worlds most advanced manufacturing processes in fabs in Arizona, Ireland, Israel, Oregon and 2 new greenfield sites in Ohio and Germany. As part of Intels IDM2.0 strategy, FSM is rapidly expanding its operation to deliver output for both internal and foundry customers with state-of-the-art technologies arriving in high-volume manufacturing at a 2-year cadence going forward.
Intel recently created HVM Global Yield organization in FSM to strengthen its yield operation and enable fast-paced yield ramp-up in early HVM phases for each technology in collaboration with Technology Development team and FSM fab managers.
This job is to seek Defect Control team manager in FSM HVM Global Yield organization, reporting to Director of Defect Engineering. The selected candidate will build and lead a team in HVM Global Yield organization and work with other leaders in the org, fab module/yield managers and TD leaders to support yield ramp-up and process optimization in early production stage, supporting internal and external customers.
Defect Control team manager responsibilities include (but not limited to):
Build and lead Defect Control team in FSM HVM Global Yield organization to execute HVM yield roadmap.
Collaborate with Technology Development team and Process Integration team to import and setup new technology to production fabs across the globe.
Work with Process Integration teams, Yield Analysis team and FSM Yield managers to lead fast paced yield ramp-up in high-volume manufacturing phases.
Review, compare, and propose wafer inspection tool selection options in production line with comprehensive quantitative analysis.
Set up and optimize wafer inspection steps in process flow to ensure detection of yield detracting defects in line at step.
Design and execute production wafer inspection strategy to protect yield and quality at maximum productivity and lowest cost.
Build, maintain and update defect library per technology and per product.
Identify systematic defect issues and drive mitigation actions with Defect Reduction team in defined timeline to meet committed production yield targets.
Candidate should possess the following behavioral skills:
Problem-solving and project/program management experience with strong self-initiative and self-learning capabilities.
Demonstrated interpersonal skills to perform at leadership role including influencing, engaging, and motivating.
Proven track record of working across organization through matrix structures to accomplish strategic objectives with conflicting priorities.
Must demonstrate strong communication skills.
Minimum Qualifications:
Masters degree in engineering or science area.
8+ years of experience in advanced node semiconductor industry in Defect, Yield, Metrology engineering or Failure analysis.
3+ years of people leadership experience to manage and direct an organization of 10+ process/defect engineers in fast-paced high-volume semiconductor manufacturing environment to drive yield, technology, quality, output and cost.
Strong understanding on defect mechanism and yield impact in semiconductor high-volume production and proven track record of driving down D0.
5+ years of experience with various defect inspection tools in high-volume semiconductor manufacturing.
5+ years of experience in wafer inspection recipe setup and optimization.
3+ years of experience in semiconductor high-volume production defect inspection line management.
In addition :
Understanding on layout-sensitive defects and knowledge of scan diagnosis and other defect analysis skills.
Experience in FinFET technology development or high-volume manufacturing.
Working knowledge in module processes including lithography, dry etch, wet etch, CMP, diffusion, implant, thin films and metrology. Skills to develop improvement projects at module level to improve process for reduced defectivity and improved yield.
Knowledge of module tool impacts to defects, inline parametrics and yield through PM life while understanding upstream and downstream impacts to other tools
Preferred Qualifications:
Masters or Ph.D. degree in Physics or Materials Science major.
Experience in serving external Foundry customers through technical interactions.
Experience in GAA (Gate-All-Around) technology architecture and understanding on GAA-specific defect issues.
Experience in new semiconductor technology development.
Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research.
As the worlds largest chip manufacturer, Intel strives to make every facet of semiconductor manufacturing state-of-the-art - from semiconductor process development and manufacturing, through yield improvement to packaging, final test and optimization, and world class Supply Chain and facilities support. Employees in the Technology Development and Manufacturing Group are part of a worldwide network of design, development, manufacturing, and assembly/test facilities, all focused on utilizing the power of Moore’s Law to bring smart, connected devices to every person on Earth.
Posting Statement
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Benefits
We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here.
Working Model
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. In certain circumstances the work model may change to accommodate business needs.
JobType
Hybrid
Information :
- Company : INTEL
- Position : FSM Global Yield - Defect Control GL
- Location : Leixlip, County Kildare
- Country : IE
How to Submit an Application:
After reading and knowing the criteria and minimum requirements for qualifications that have been explained from the FSM Global Yield - Defect Control GL job info - INTEL Leixlip, County Kildare above, thus jobseekers who feel they have not met the requirements including education, age, etc. and really feel interested in the latest job vacancies FSM Global Yield - Defect Control GL job info - INTEL Leixlip, County Kildare in 04-05-2024 above, should as soon as possible complete and compile a job application file such as a job application letter, CV or curriculum vitae, FC diploma and transcripts and other supplements as described above, in order to register and take part in the admission selection for new employees in the company referred to, sent via the Next Page link below.
Attention - In the recruitment process, legitimate companies never withdraw fees from candidates. If there are companies that attract interview fees, tests, ticket reservations, etc. it is better to avoid it because there are indications of fraud. If you see something suspicious please contact us: support@joboio.com
Post Date : 04-05-2024
Recomendations Jobs
-
Graduate GPU Software Development Engineer
INTELYou will be working to develop the modern generation of graphics analysis tools working on Intel Graphics Performance Analyzers (Intel GPA) within the Software…
Leixlip, County Kildare16-06-2024 -
Deep Learning Engineer
INTELEvaluates, develops, specifies, and communicates deep learning (DL) hardware structures and interfaces that accelerate DL software.
Leixlip, County Kildare11-05-2024 -
Credit Analyst
Parker ShawWe are currently recruiting for a Credit Analyst to be primarily responsible for the review and approval of underwriting and credit structuring of facilities,…
Leixlip, County Kildare09-07-2024 -
FSM Global Yield - Thin Film Metro Engineer
INTELFab Sort Manufacturing (FSM) is responsible for the production of all Intel silicon using some of the world's most advanced manufacturing processes in fabs in…
Leixlip, County Kildare04-05-2024